[Date Prev][Date Next][Thread Prev][Thread Next][Date Index][Thread Index]
[cvs-checkins] or1k/orp/orp_soc/rtl/verilog/or1200 or1200_alu ...
CVSROOT: /home/oc/cvs
Module name: or1k
Changes by: lampret 02/09/03 21:28:32
Modified files:
orp/orp_soc/rtl/verilog/or1200: or1200_alu.v or1200_defines.v
or1200_except.v or1200_mem2reg.v
or1200_rfram_generic.v
Log message:
As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
--
To unsubscribe from cvs-checkins mailing list please visit http://www.opencores.org/mailinglists.shtml