## LXT901/907 #### Universal 10BASE-T and AUI Transceivers ### **Datasheet** The LXT901 and LXT907 Universal 10BASE-T and AUI Transceivers are designed for IEEE 802.3 physical layer applications. They provide all the active circuitry to interface most standard IEEE 802.3 controllers to either the 10BASE-T media or Attachment Unit Interface (AUI). In addition to standard 10 Mbps Ethernet, they also support full-duplex operation at 20 Mbps. The LXT901 and LXT907 are identical except for the function of one pin. The LXT901 offers selectable termination impedance to allow the use of either shielded or unshielded twisted-pair cable. The LXT907 offers a signal quality error (SQE) disable function. Common LXT901 and LXT907 functions include Manchester encoding/decoding, receiver squelch and transmit pulse shaping, jabber, link testing, and reversed polity detection/correction. Integrated filters simplify the design work required for FCC-compliance EMI performance. ## **Applications** - Access devices (DSL, Cable Modems, and Set-Top Boxes). - Routers/Bridges/Switches/Hubs - Telecom Backplane - USB to Ethernet Converters ## **Product Features** #### **Functional Features** - Integrated Manchester Encoder/Decoder - 10BASE-T Transceiver - AUI Transceiver - Full-Duplex Capable (20 Mbps) ## **Diagnostic Features** - Four LED Drivers - AUI/RJ-45 Loopback - Remote Signaling of Link-Down and Jabber conditions #### **Convenience Features** - Automatic/Manual AUI/RJ-45 Selection - Automatic Polarity Correction - SQE Disable function (*LXT907 only*) - Programmable Impedance Driver (*LXT901 only*) - Power-Down Mode and four loopback modes - LXT901 available in 64-pin LQFP and 44pin PLCC Order Number: 249097-002 June 2001 ■ LXT907 available in 44-pin PLCC Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The LXT901/907 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © Intel Corporation, 2001 \*Third-party brands and names are the property of their respective owners. | 1.0 | Pin As | signments and Signal Descriptions | 8 | |-----|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | 2.0 | Functi | onal Description | 11 | | | 2.1<br>2.2 | Controller Compatibility Modes Transmit Function | 12<br>13<br>13 | | | 2.3 | Receive Function | 14<br>15 | | | 2.4 | Loopback Functions 2.4.1 Standard Twisted-Pair Loopback 2.4.2 External Loopback 2.4.3 Forced Twisted-Pair Loopback 2.4.4 AUI Loopback Link Integrity Test Function 2.5.1 Remote Signaling | 1616161717 | | 3.0 | Applic 3.1 3.2 3.3 3.4 | Twisted-Pair Impedance Matching | | | 4.0 | Test S 4.1 4.2 4.3 4.4 | Timing Diagrams for Mode 1 (MD1 = Low, MD0 = Low) Figures 17 - 22 Timing Diagrams for Mode 2 (MD1=Low, MD0=High) Figures 23 - 28 Timing Diagrams for Mode 3 (MD1 = High, MD0 = Low) Figures 29 - 36 Timing Diagrams for Mode 4 (MD1 = High, MD0 = High) Figures 37 - 42 | 35<br>37 | | 5.0 | Mecha | nical Specifications | | | Δ | Orderi | ng Information | <b>Δ</b> F | ## Contents ## **Figures** | 1 | LXT901/907 Block Diagram | 7 | |----|----------------------------------------------------------------------|----| | 2 | LXT901/907 Pin Assignments | | | 3 | LXT901/907 TPO Output Waveform | 12 | | 4 | Jabber Control Function | 13 | | 5 | SQE Function | 14 | | 6 | Collision Detection Function | 16 | | 7 | Link Integrity Test Function | 18 | | 8 | Remote Signaling Link Integrity Pulse Timing | 19 | | 9 | LAN Adapter Board - Auto Port Select with External LPBK Control | 23 | | 10 | Full-Duplex Operation | | | 11 | 380C26 Interface for Dual Network Support of 10BASE-T and Token Ring | 25 | | 12 | LAN Adapter Board - Manual Port Select with Link Test Function | 26 | | 13 | Manual Port Select with Seeq 8005 Controller | | | 14 | Three Media Application | 28 | | 15 | AUI Encoder/Decoder Only Application | 29 | | 16 | 150 $\Omega$ Shielded Twisted-Pair Only Application (LXT901) | 30 | | 17 | Mode 1 RCLK/Start-of-Frame Timing | 35 | | 18 | Mode 1 RCLK/End-of-Frame Timing | 35 | | 19 | Mode 1 Transmit Timing | 36 | | 20 | Mode 1 Collision Detect Timing | 36 | | 21 | Mode 1 COL/CI Output Timing | 36 | | 22 | Mode 1 Loopback Timing | 36 | | 23 | Mode 2 RCLK/Start-of-Frame Timing | 37 | | 24 | Mode 2 RCLK/End-of-Frame Timing | 37 | | 25 | Mode 2 Transmit Timing | 38 | | 26 | Mode 2 Collision Detect Timing | 38 | | 27 | Mode 2 COL/CI Output Timing | 38 | | 28 | Mode 2 Loopback Timing | 38 | | 29 | Mode 3 RCLK/Start-of-Frame Timing (LXT901 only) | 39 | | 30 | Mode 3 RCLK/End-of-Frame Timing (LXT901 only) | 39 | | 31 | Mode 3 RCLK/Start-of-Frame Timing (LXT907 only) | 40 | | 32 | Mode 3 RCLK/End-of-Frame Timing (LXT907 only) | 40 | | 33 | Mode 3 Transmit Timing | 41 | | 34 | Mode 3 Collision Detect Timing | | | 35 | Mode 3 COL/CI Output Timing | 41 | | 36 | Mode 3 Loopback Timing | | | 37 | Mode 4 RCLK/Start-of-Frame Timing | | | 38 | Mode 4 RCLK/End-of-Frame Timing | 42 | | 39 | Mode 4 Transmit Timing | | | 40 | Mode 4 Collision Detect Timing | | | 41 | Mode 4 COL/CI Output Timing | | | 42 | Mode 4 Loopback Timing | | | 43 | LXT901/907 Package Specifications | | | 44 | Ordering Information - Sample | 45 | ## **Contents** # Tables | 1 | LXT901/907 Signal Descriptions | 9 | |----|----------------------------------------------|----| | 2 | Controller Compatibility Modes | | | 3 | Crystal Specifications | 20 | | 4 | Suitable Crystals | 20 | | 5 | Suitable Magnetics | 21 | | 6 | Absolute Maximum Ratings | | | 7 | Recommended Operating Conditions | 31 | | 8 | I/O Electrical Characteristics | | | 9 | AUI Electrical Characteristics | 32 | | 10 | Twisted-Pair Electrical Characteristics | 32 | | 11 | Switching Characteristics | | | 12 | RCLK/Start-of-Frame Timing | 33 | | 13 | RCLK/End-of-Frame Timing | 34 | | 14 | Transmit Timing | 34 | | 15 | Collision, COL/CI Output and Loopback Timing | | | 16 | Product Information | | ## **Revision History** | Date | Revision | Page # | Description | | |-------------|----------|--------|------------------------------------------------------------------------------|----------------------------------------------------------------| | | | 20 | Table 3: Changed Nom frequency from "25.0" to "20.0." | | | | | 23 | Added 0.1 μF label to capacitor at bottom of Figure 9 graphic. | | | | 002 | 24 | Added 0.1 μF label to capacitor at bottom of Figure 10 graphic. | | | | | 25 | Added 0.1 µF label to capacitor at bottom of Figure 11 graphic | | | June 2001 | | 002 | 26 | Added 0.1 µF label to capacitor at bottom of Figure 12 graphic | | 54.15 255 . | | | 27 | Added 0.1 μF label to capacitor at bottom of Figure 13 graphic | | | | 31 | Added 2nd para under "Test Specifications": Quality & Reliability issues. | | | | | 31 | Removed "Ambient operating temperature" from Absolute Maximum Ratings table. | | | | | 45 | Added Appendix: Product Ordering Information | | Figure 1. LXT901/907 Block Diagram ## 1.0 Pin Assignments and Signal Descriptions Figure 2. LXT901/907 Pin Assignments Table 1. LXT901/907 Signal Descriptions | PLCC | LQFP | Symbol | I/O | Description | | | |------------|-----------|-----------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | 10 | VCC1 | I | Power Innute Power cupply inpute of 15 valte | | | | 34 | 56 | VCC2 | 1 | Power Inputs. Power supply inputs of +5 volts. (LQFP Only) | | | | - | 9 | VCCA | I | (LQIT Olly) | | | | 2 3 | 11<br>12 | CIP<br>CIN | l<br>I | <b>AUI Collision Pair.</b> Differential input to the AUI transceiver CI circuit. The input is collision signaling or SQE. | | | | 4 | 13 | NTH | ı | Normal Threshold. Selects normal or reduced threshold. When NTH is High, the normal twisted-pair squelch threshold is in effect. When NTH is Low, the normal twisted-pair squelch threshold is reduced by 4.5 dB. | | | | 5 | 14 | MD0 | ı | Mode Select 0 (MD0), Mode Select 1 (MD1). Mode select pins determine the | | | | 6 | 15 | MD1 | 1 | controller compatibility mode in accordance with Table 2. | | | | 7 | 18 | RLD | 0 | Remote Link Down. Output goes high to signal to the controller that the remote port is in link down condition. | | | | 8 | 19 | LI | 1 | <b>Link Test Enable.</b> Controls Link Integrity Test; enabled when LI = High, disabled when LI = Low | | | | 9 | 21 | JAB | 0 | Jabber Indicator. Output goes High to indicate Jabber state. | | | | 10 | 22 | TEST | I | Test. For Intel internal use only. It is recommended to tie this pin High externally. | | | | 11 | 23 | TCLK | 0 | Transmit Clock. A 10 MHz clock output. This clock signal should be directly connected to the transmit clock input of the controller. | | | | 12 | 24 | TXD | I | Transmit Data. Input signal containing NRZ data to be transmitted on the network. Connect TXD directly to the transmit data output of the controller. | | | | 13 | 25 | TEN | I | <b>Transmit Enable.</b> Enables data transmission and starts the watchdog timer. Synchronous to TCLK (see Test Specifications for details). | | | | 14 | 26 | CLKO | 0 | Crystal Oscillator. A 20 MHz crystal must be connected across these pins, or a | | | | 15 | 27 | CLKI | 1 | 20 MHz clock applied at CLKI with CLKO left open. | | | | 16 | 28 | COL | 0 | Collision Detect. Output which drives the collision detect input of the controller. | | | | | | | | Automatic Port Select. | | | | 17 | 29 | AUTOSEL | ı | When High, automatic port selection is enabled (the 901/907 defaults to the AUI port only if twisted-pair link integrity = Fail). | | | | | | | | When Low, manual port selection is enabled (the PAUI pin determines the active port). | | | | 18 | 34 | LEDR | OD | <b>Receive LED.</b> Open drain driver for the receive indicator LED. Output is pulled Low during receive. | | | | 19 | 35 | L <u>EDT</u> /<br>PDN | OD<br>I | Transmit LED (LEDT)/Power-Down (PDN). Open drain driver for the transmit indicator. Output is pulled Low during transmit. Do not allow this pin to float. If unused, tie High. | | | | | | | | If externally pulled Low, the LXT901/907 goes to power-down state. | | | | 20 | 36 | LEDL | OD | <b>Link LED.</b> Open drain driver for link integrity indicator. Output is pulled Low during link test pass. | | | | | | | I | If externally tied Low, internal circuitry is forced to "Link Pass" state and the 901/907 will transmit link test pulses continuously. | | | | 1. I/O Col | umn Codin | g: $I = Input, O =$ | Output, | OD = Open Drain | | | Table 1. LXT901/907 Signal Descriptions (Continued) | PLCC | LQFP | Symbol | I/O | Description | | |-------|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 21 | 37 | L <u>EDC</u> / | OD | Collision LED (LEDC)/Full Duplex Enable (FDE). Open drain driver for the collision indicator pulls Low during collision. LED "On" (i.e., Low output) time is extended by approximately 100 ms. If externally tied Low, the LXT901/907 enables full duplex operation by disabling | | | 21 37 | FDE | I | the internal twisted-pair loopback and collision detection circuits in anticipation of external twisted-pair loopback or full duplex operation. | | | | | | | | If this pin is not used, tie high or directly to Vcc. | | | 22 | 38 | LBK | ı | Loopback. Enables internal loopback mode. | | | | | | | Refer to Functional Descriptions for details. | | | 23 | 39 | GND1 | - | Ground Returns. Grounds | | | 33 | 55 | GND2 | - | (LQFP Only) | | | _ | 40 | GNDA | _ | | | | 24 | 42 | RBIAS | I | <b>Bias Control.</b> A 12.4 $k\Omega$ 1% resistor to ground at this pin controls operating circuit bias. | | | 25 | 44 | RCMPT | 0 | <b>Remote Compatibility.</b> Output goes High to signal the controller that the remote port is compatible with the LXT901/LXT907 remote signaling features. | | | 26 | 45 | RXD | 0 | Receive Data. Connect RXD directly to the receive data input of the controller. | | | 27 | 46 | CD | 0 | Carrier Detect. An output to notify the controller of activity on the network. | | | 28 | 47 | RCLK | 0 | <b>Receive Clock.</b> A recovered 10 MHz clock which is synchronous to the received data. Connect to the controller receive clock input. | | | 29 | 51 | RJAB | 0 | Remote Jabber. Output goes High to indicate the remote port is in Jabber condition. | | | 30 | 52 | PLR | 0 | <b>Polarity Reverse.</b> Output goes High to indicate reversed polarity at the twisted-pair input. | | | 31 | 53 | ТРОРВ | 0 | Twisted-Pair Transmit Pairs A & B. Two differential driver pair outputs (A and B) | | | 36 | 58 | TPONB | 0 | to the twisted-pair cable. The outputs are pre-equalized. Each pair must be shorted together and tied to the transformer with a $24.9\Omega$ 1% series resistor to | | | 32 | 54 | TPOPA | 0 | match impedance of $100\Omega$ . | | | 35 | 57 | TPONA | 0 | Refer to Figure 16 in the Applications Section for information on 150 $\!\Omega$ configurations. | | | | | | | STP Select (LXT901 only). | | | 37 | 59 | STP | ı | When $\overline{\text{STP}}$ is Low, 150 $\Omega$ termination for shielded twisted-pair is selected. | | | | | (LXT901) | | When STP is High, 100Ω termination for unshielded twisted-pair is selected. | | | | | | | LXT907 is designed for $100\Omega$ UTP termination (not selectable). | | | | | | | Disable SQE (LXT907 only). | | | | | DSQE | , | When DSQE is High, the SQE function is disabled. | | | | | (LXT907) | I | When DSQE is Low, the SQE function is enabled. SQE must be disabled for normal operation in Hub/Switch applications. | | | | | | | LXT901operates with SQE enabled (not selectable). | | | 38 | 61 | TPIP | ı | | | | 39 | 62 | TPIN | ı | <b>Twisted-Pair Receive Pair.</b> A differential input pair from the twisted-pair cable. Receive filter is integrated on-chip. No external filters are required. | | | | | | | Port/AUI Select. In Manual Port Select mode (AUTOSEL Low), PAUI selects the | | | 40 | | DALL | | active port. When PAUI is High, the AUI port is selected. | | | 40 | 3 | PAUI | I | When PAUI is Low, the twisted-pair port is selected. | | | | | | | In Auto Port Select mode, PAUI must be tied to ground. | | | | 0 " | | 0 1 | OD = Open Drain | | Table 1. LXT901/907 Signal Descriptions (Continued) | PLCC | LQFP | Symbol | I/O | Description | | |------|---------------------------------------------------------------------------------------------|--------|-----|-------------------------------------------------------------------------------------|--| | 41 | 4 | DIP | I | AUI Receive Pair. Differential input pair from the AUI transceiver DI circuit. The | | | 42 | 5 | DIN | - 1 | input is Manchester encoded. | | | 43 | 7 | DOP | 0 | AUI Transmit Pair. A differential output driver pair for the AUI transceiver cable. | | | 44 | 8 | DON | 0 | The output is Manchester encoded. | | | 1 | 1, 2, 6,<br>16, 17,<br>20, 30,<br>31, 32,<br>33, 41,<br>43, 48,<br>49, 50,<br>60, 63,<br>64 | N/C | - | No Connect (Internally tied to ground). | | ## 2.0 Functional Description The LXT901/907 Universal 10BASE-T and AUI Transceivers perform the physical layer signaling (PLS) and Media Attachment Unit (MAU) functions as defined by the IEEE 802.3 specification. They function as PLS-only devices (for use with 10BASE-2 or 10BASE-5 coaxial cable networks), or as Integrated PLS/MAU devices (for use with 10BASE-T twisted-pair networks). In addition to standard 10 Mbps operation, they also support full-duplex 20 Mbps operation. Unless otherwise noted, all the information in this data sheet applies to both the LXT901 and LXT907. The LXT901/907 interfaces a back-end controller to either an AUI drop cable or a twisted-pair cable. The controller interface includes transmit and receive clocks and NRZ data channels, as well as mode control logic and signaling. The AUI interface comprises three circuits: Data Output (DO), Data Input (DI), and Collision (CI). The twisted-pair interface comprises two circuits: Twisted-Pair Input (TPI) and Twisted-Pair Output (TPO). In addition to the three basic interfaces, the LXT901/907 contains an internal crystal oscillator and four LED drivers for visual status reporting. Functions are defined from the back-end controller side of the interface. The Transmit function refers to data transmitted by the back-end to the AUI cable (PLS-only mode), or to the twisted-pair network (Integrated PLS/MAU mode). The Receive function refers to data received by the back-end from the AUI cable (PLS-only), or from the twisted-pair network (Integrated PLS/MAU mode). In the integrated PLS/MAU mode, the LXT901/907 performs all required MAU functions defined by the IEEE 802.3 10BASE–T specification, such as collision detection, link integrity testing, signal quality error messaging, jabber control, and loopback. In the PLS-only mode, the LXT901/907 receives incoming signals from the AUI DI circuit with $\pm$ 18 ns of jitter and drives the AUI DO circuit. ## 2.1 Controller Compatibility Modes The LXT901/907 ia compatible with most industry standard controllers, including devices produced by Motorola, AMD, Intel, Fujitsu, National Semiconductor, Seeq, and Texas Instruments. Four different control signal timing and polarity schemes (Modes 1 through 4) are required to achieve this compatibility. Mode select pins (MD0 and MD1) determine controller compatibility modes as listed in Table 2. Refer to Test Specifications for a complete set of timing diagrams for each mode. **Table 2. Controller Compatibility Modes** | Controller Mode | Setting | | |--------------------------------------------------------------------------------------------------|---------|------| | Controller Mode | MD1 | MD0 | | Mode 1<br>For Motorola 68EN360, MPC860, Advanced Micro Devices AM7990, or compatible controllers | Low | Low | | Mode 2<br>For Intel 82596 or compatible controllers <sup>1</sup> | Low | High | | Mode 3<br>For Fujitsu MB86950, MB86960 or compatible controllers (Seeq 8005) <sup>2</sup> | High | Low | | Mode 4 For National Semiconductor 8390 or compatible controllers (TI TMS380C26) | High | High | | Refer to Intel Application Note 51 when designing with Intel controllers. | • | | <sup>2.</sup> SEEQ controllers require inverters on CLKI, LBK, RCLK and COL. ## 2.2 Transmit Function The LXT901/907 receives NRZ data from the controller at the TXD input, as shown in Figure 1, "LXT901/907 Block Diagram" on page 7, and passes it through a Manchester encoder. The encoded data is then transferred to either the AUI cable (DO circuit) or the twisted-pair network (TPO circuit). The advanced integrated pulse shaping and filtering network produces the output signal on TPON and TPOP, as shown in Figure 3. The TPO output is pre-distorted and pre-filtered to meet the 10BASE-T jitter template. An internal continuous resistor-capacitor filter is used to remove any high-frequency clocking noise from the pulse shaping circuitry. Integrated filters simplify the design work required for FCC compliant EMI performance. During idle periods, the LXT901/907 transmits link integrity test pulses on the TPO circuit (if LI is enabled and integrated, PLS/ MAU mode is selected). External resistors control the termination impedance for the LXT907. External resistors and the $\overline{\text{STP}}$ pin control termination impedance on the LXT901. Figure 3. LXT901/907 TPO Output Waveform 12 Datasheet #### 2.2.1 Jabber Control Function Figure 4 is a state diagram of the LXT901/907 Jabber control function. The on-chip watchdog timer prevents the DTE from locking into a continuous transmit mode. When a transmission exceeds the time limit, the watchdog timer disables the transmit and loopback functions, and activates the JAB pin. Once the LXT901/907 is in the jabber state, the TXD circuit must remain idle for a period of 250 to 750 ms before it will exit the jabber state. Figure 4. Jabber Control Function ## 2.2.2 SQE Function In the integrated PLS/MAU mode, the LXT901/907 supports the signal quality error (SQE) function, as shown in Figure 5 on page 14. After every successful transmission on the 10BASE-T network when SQE is enabled, the LXT901/907 transmits the SQE signal for $10BT \pm 5BT$ over the internal CI circuit which is indicated on the COL pin of the device. When using the 10BASE-2 port of the LXT901/907, the SQE function is determined by the external MAU attached. ## 2.2.2.1 SQE Disable Function (LXT907 only) SQE must be disabled for normal operation in hub and switch applications. The LXT907 offers an SQE disable function. The SQE function is disabled when DSQE is set High, and enabled when DSQE is Low. Figure 5. SQE Function ## 2.3 Receive Function The LXT901/907 receive function acquires timing and data from the twisted-pair network (the TPI circuit) or from the AUI (the DI circuit). Valid received signals are passed through the on-chip filters and Manchester decoder, then output as decoded NRZ data and receive timing on the RXD and RCLK pins, respectively. An internal RC filter and an intelligent squelch function discriminate noise from link test pulses and valid data streams. The receive function is activated only by valid data streams above the squelch level and with proper timing. If the differential signal at the TPI or the DI circuit inputs falls below 75 percent of the threshold level (unsquelched) for 8 bit times (typical), the LXT901/907 receive function enters the Idle state. If the polarity of the TPI circuit is reversed, LXT901/907 detects the polarity reverse and reports it via the PLR output. The LXT901/907 automatically corrects reversed polarity. 14 Datasheet ## 2.3.1 Polarity Reverse Function The LXT901/907 polarity reverse function uses both link pulses and End-of-Frame data to determine the polarity of the received signal. If Link Integrity Testing is disabled, polarity detection is based only on received data. A reversed polarity condition is detected when eight opposite receive link pulses are detected without receipt of a link pulse of the expected polarity. Reversed polarity is also detected if four frames are received with a reversed start-of-idle. Whenever a correct polarity frame or a correct link pulse is received, these two counters are reset to zero. If the LXT901/907 enters the link fail state and no valid data or link pulses are received within 96 to 128 ms, the polarity is reset to the default non-flipped condition. Polarity correction is always enabled. #### 2.3.2 Collision Detection Function The collision detection function operates on the twisted pair side of the interface. For standard (half-duplex) 10BASE-T operation, a collision is defined as the simultaneous presence of valid signals on both the TPI circuit and the TPO circuit. The LXT901/907 reports collisions to the backend via the COL pin. If the TPI circuit becomes active while there is activity on the TPO circuit, the TPI data is passed to the back-end over the RXD circuit, disabling normal loopback. Figure 6 is a state diagram of the LXT901/907 collision detection function. Refer to Test Specifications for collision detection and COL/CI output timing. **Note:** For full-duplex operation on twisted-pair and AUI ports, the collision detection circuitry must be disabled.) **Figure 6. Collision Detection Function** ## 2.4 Loopback Functions ## 2.4.1 Standard Twisted-Pair Loopback The LXT901/907 provides the standard loopback function defined by the 10BASE-T specification for the twisted-pair port. The loopback function operates in conjunction with the transmit function. Data transmitted by the back-end is internally looped back within the LXT901/907 from the TXD pin through the Manchester encoder/decoder to the RXD pin and returned to the back-end. This standard loopback function is disabled when a data collision occurs, clearing the RXD circuit for the TPI data. Standard loopback is also disabled during link fail and jabber states. The LXT901/907 also provides three additional loopback functions. ## 2.4.2 External Loopback An external loopback mode, useful for system-level testing, is controlled by the LEDC pin. When LEDC is tied Low, the LXT901/907 disables the collision detection and internal loopback circuits to allow external loopback. External loopback mode can be set on either twisted-pair or AUI ports. 16 Datasheet ## 2.4.3 Forced Twisted-Pair Loopback "Forced" twisted-pair loopback is controlled by the LBK pin. When the twisted-pair port is selected and LBK is High, twisted-pair loopback is "forced", overriding collisions on the twisted-pair circuit. When LBK is Low, normal loopback is in effect. ## 2.4.4 AUI Loopback AUI loopback is also controlled by the LBK pin. When the AUI port is selected and LBK is High, data transmitted by the back-end is internally looped back from the TXD pin through the Manchester encoder/decoder to the RXD pin. When LBK is Low, no AUI loopback occurs. ## 2.5 Link Integrity Test Function Figure 7 on page 18 is a state diagram of the LXT901/907 Link Integrity test function. The link integrity test is used to determine the status of the receive side twisted-pair cable. Link integrity testing is enabled when the LI pin is tied High. When enabled, the receiver recognizes link integrity pulses which are transmitted in the absence of receive traffic. If no serial data stream or link integrity pulses are detected within 50 - 150 ms, the chip enters a link fail state and disables the transmit and normal loopback functions. The LXT901/907 ignores any link integrity pulse with interval less than 2 - 7 ms. The LXT901/907 will remain in the link fail state until it detects either a serial data packet or two or more link integrity pulses. Figure 7. Link Integrity Test Function ## 2.5.1 Remote Signaling The LXT901/907 transmits standard link pulses which meet the IEEE 802.3 10BASE-T specification. However, the LXT901/907 encodes additional status information into the link pulse by varying the link pulse timing. This is referred to as remote signaling. Using alternate pulse intervals, the LXT901/907 can signal three local conditions: link down, jabber, and remote signaling compatibility. Figure 8 shows the interval variations used to signal local status to the other end of the line. The LXT901/907 also recognizes these alternate pulse intervals when received from a remote unit. Remote status conditions are reported to the controller over the RLD, RJAB and RCMPT output pins. Figure 8. Remote Signaling Link Integrity Pulse Timing #### NOTES: - 1. For Remote Link-Down (RLD) signaling, the interval between LI pulses increments from 10 ms to 15 ms, and then the cycle starts over. - 2. For Remote Jabber (RJAB) signaling, the interval between LI pulses decrements from 20 ms to 15 ms to 10 ms, and then the cycle starts over. - 3. For Remote Compatibility (RCMPT) signaling, the interval between LI pulses continually switches between 10 ms and 20 ms. ## 3.0 Application Information ## 3.1 Twisted-Pair Impedance Matching Resistors must be installed on each input and output pair to match impedance of the network media being used. The LXT907 is configured with $100\Omega$ termination for Unshielded Twisted-Pair (UTP). In this case, the positive and negative sides of both output pairs are shorted together (TPOPA/TPOPB and TPONA/TPONB) and tied to the transformer through a 24.9 $\Omega$ 1% series resistor. The LXT901 is designed with an $\overline{STP}$ Select pin that allows the device to match both $100\Omega$ and $150\Omega$ media. A dual resistor combination can be configured to accommodate either line termination, as shown in Figure 16 on page 30. When $100\Omega$ termination is selected, both A and B pairs are driven in parallel. When $150\Omega$ termination is selected, the B pair is tri-stated and only the A pair is driven. ## 3.2 Crystal Information Designers should test and validate crystals to system requirements before committing to a specific component. Crystal specifications for the LXT901/907 are shown in Table 3. Based on limited evaluation, Table 4 lists some suitable crystals. ### **Table 3. Crystal Specifications** | Parameter | Min | Nom | Max | Units | | |----------------------------------|-----|------|-------|-------|--| | Frequency | _ | 20.0 | - | MHz | | | Frequency <sup>1</sup> Stability | _ | _ | +/-80 | ppm | | | 1. Test condition = -40 - 85°C | | | | | | ## **Table 4. Suitable Crystals** | Manufacturer | Part Number | | |--------------|-------------|--| | MTRON | MP-1 | | | WITKON | MP-2 | | 20 Datasheet ## 3.3 Magnetics Information The LXT901 and LXT907 require a 1:1 ratio for the receive transformer and a $1:\sqrt{2}$ ratio for the transmit transformer on the twisted-pair interface. The AUI Interface requires a 1:1 ratio for both the transmit and receive transformers. Designers should test and validate magnetics for system requirements before committing to a specific component. Table 5 lists some suitable magnetics. **Table 5. Suitable Magnetics** | | Manufacturer | Part Number | |--------------|--------------|-------------| | | Fil-Mag | 23Z128 | | | Fil-iviag | 23Z128SM | | | Valor | PT4069 | | Twisted-Pair | valoi | ST7011 | | Twisteu-Faii | Belfuse | A553-0716 | | | Deliuse | S553-0716 | | | HALO | TD42-2006Q | | | TIALO | TG42-1406N1 | | | Fil-Mag | 23Z90 | | | Fil-iviag | 23Z90SM | | AUI | Valor | LT6032 | | AOI | valoi | ST7032 | | | HALO | TD01-0756K | | | TIALO | TG01-0756N | ## 3.4 Typical Applications Figure 9 on page 23 through Figure 16 on page 30 show typical LXT901/907 applications. ## 3.4.1 Auto Port Select with External Loopback Control Figure 9 on page 23 is a typical LXT901/907 application. The diagram is arranged to group similar pins together; it does not represent the actual LXT901/907 pinout. The controller interface pins (transmit data, clock and enable; receive data and clock; and the collision detect, carrier detect and loopback control pins) are shown at the top left. #### LXT901/907 — Universal 10BASE-T and AUI Transceivers Programmable option pins are grouped center left. The PAUI pin is tied Low and all other option pins are tied High. This set-up selects the following options: - Automatic Port Selection (PAUI Low and AUTOSEL High) - Normal Receive Threshold (NTH High) - Mode 4, compatible with National NS8390 controllers (MD0 High, MD1 High) - SQE Disabled (DSQE High on LXT907 only) - $100\Omega$ termination UTP cable ( $\overline{\text{STP}}$ High on LXT901 only) - Link Testing Enabled (LI High) Status outputs are grouped at lower left. Local status outputs drive LED indicators and remote status indicators are available as required. Power and ground pins are shown at the bottom of the diagram. A single power supply is used for both VCC1 and VCC2 with a decoupling capacitor installed between the power and ground busses. The twisted-pair and AUI interfaces are shown at upper and lower right, respectively. Impedance matching resistors for $100\Omega$ UTP are installed in each I/O pair but no external filters are required. 22 Datasheet Figure 9. LAN Adapter Board - Auto Port Select with External LPBK Control ## 3.4.2 Full-Duplex Support Figure 10 shows the LXT907 with a Texas Instruments 380C24 CommProcessor. The 380C24 is compatible with Mode 4 (MD0 and MD1 both High). When used with the 380C24 or other full-duplex-capable controllers, the LXT907 supports full-duplex Ethernet, effectively doubling the available bandwidth of the network. In this application, the SQE function is enabled (DSQE is tied Low) and the AUI port is not used. Figure 10. Full-Duplex Operation 24 Datasheet ## 3.4.3 Dual Network Support - 10Base-T and Token Ring Figure 11 shows the LXT901/907 with a Texas Instruments 380C26 CommProcessor. The 380C26 is compatible with Mode 4 (MD0 and MD1 both High). When used with the 380C26, both the LXT901/907 and a TMS38054 Token Ring transceiver can be tied to a single RJ-45 allowing dual network support from a single connector. The LXT901/907 AUI port is not used. The LXT901 STP is High and the LXT907 DSQE is Low. To TI TMS38054 Token Ring From TI TMS38054 Token Ring Transceiver Transceiver 0.1 μF 20 pF 20 pF 20 MHz /3\ 380C26 CLKO CLKI RJ45 TXD 1:1 16 TPIN TXE TEN **§** 50 Ω TXC TCLK RXC **RCLK** $50 \Omega$ 3 14 RXD RXD TPIP CRS CD COL COL LBK LBK **TPONB** 1 :√2 $24.9\,\Omega\,1\%$ 11 TPONA **AUTOSEL** NTH **PROGRAMMING** 9 MD0 24.9 Ω 1% 8 TPOPA **OPTIONS** MD1 ТРОРВ STP (LXT901) DSQE (LXT907) LI **RJAB** REMOTE RLD STATUS **RCMPT** JAB CIN LINE STATUS PLR CIP ₹330 ₹330 TEST PAUI Bias resistor RBIAS should be located close to the pin -} Green LEDC/FDE Red Red Red and isolated from other signals **LEDR** DON LEDT/PDN Additional magnetics and switching logic (not shown) DOP are required to implement the dual network solution. LEDL Optional: Centertap capacitor may improve EMC depending on board layout and system design. DIN DIP +5 V 12 4 kO 1% VCC1 **RBIAS** VCC2 GND1 GND2 Figure 11. 380C26 Interface for Dual Network Support of 10BASE-T and Token Ring 25 #### 3.4.4 Manual Port Select with Link Test Function With MD0 tied Low and MD1 tied High, the LXT901/907 logic and framing are set to Mode 3 (compatible with Fujitsu MB86950 and MB86960, and Seeq 8005 controllers). Figure 12 shows the setup for Fujitsu controllers. Figure 13 on page 27 shows the four inverters required to interface with the Seeq 8005 controller. As in Figure 9 on page 23, both these Mode 3 applications show the LI pin tied High, enabling Link Testing; and the STP (LXT901 only) and NTH pins are both tied High, selecting the standard receiver threshold and $100\Omega$ termination for unshielded twisted-pair cable. However, in these applications, AUTOSEL is tied Low, allowing external port selection through the PAUI pin. The remote status outputs are inverted to drive LED indicators. Figure 12. LAN Adapter Board - Manual Port Select with Link Test Function 26 Datasheet Figure 13. Manual Port Select with Seeq 8005 Controller ## 3.4.5 Three Media Application Figure 14 shows the LXT907 in Mode 2 (compatible with Intel 82596 controllers) with additional media options for the AUI port. Two transformers are used to couple the AUI port to either a D-connector or a BNC connector. (A DP8392 coax transceiver with PM6044 power supply is required to drive the thin coax network through the BNC.) Figure 14. Three Media Application 28 Datasheet #### 3.4.6 AUI Encoder/Decoder ONLY In Figure 15, the DTE is connected to a coaxial network through the AUI. AUTOSEL is tied Low and PAUI is tied High, manually selecting the AUI port. The twisted-pair port is not used. With MD1 and MD0 both tied Low, the logic and framing are set to Mode 1 (compatible with AMD AM7990 controllers). The LI pin is tied Low, disabling the link test function. The DSQE pin is also tied Low, enabling the SQE function on the LXT907. The LBK input controls loop back. A 20 MHz system clock is supplied at CLK1, with CLK0 left open. SYSTEM CLOCK Left Open 20 MHz CLKI CLKO TXD TENA TFN TCLK AM7990 BACK-END/ **TCLK RCLK** CONTROLLER **RCLK** RX INTERFACE RXD RENA CD CLSN COL LOOPBACK LBK LBK CONTROL AUTOSEL PAUI 9 NTH 2 PROGRAMMING MD0 OPTIONS MD1 3 O - CONNECTOR to AUI DROP CABLE CIF DSQE (907) (11) 78 Ω 4 DON (12) REMOTE (5) RJAB **STATUS** RLD (13) RCMPT 6 DOF ٥ 78 Ω <sub>7</sub> (14) LINE STATUS 1:1 10 PLR 7 DIN ₹330 至330至330至330 (15) (8) Fuse Red Red Red LEDC/FDE DIF LEDR LEDT/PDN LEDL Chassis + 12 V Gnd TEST +5 V 12.4 Ω 1% VCC1 **RBIAS** VCC2 GND1 GND2 Bias resistor RBIAS should be located close to the pin and isolated from the other signals. Figure 15. AUI Encoder/Decoder Only Application ## 3.4.7 150 $\Omega$ Shielded Twisted-Pair Only (LXT901 only) Figure 16 shows the LXT901 in a typical twisted-pair only application. The DTE is connected to a 10BASE-T network through the twisted-pair RJ-45 connector. (The AUI port is not used). With MD0 tied High and MD1 tied Low, the LXT901 logic and framing are set to Mode 2 (compatible with Intel 82596 controllers). A 20 MHz system clock input at CLK1 is used in place of the crystal oscillator. (CLK0 is left open). The L1 pin externally controls the link test function. The UTP/ $\overline{STP}$ and NTH pins are both tied Low, selecting the reduced receiver threshold and 150 $\Omega$ termination for shielded twisted-pair cable. The switch at LEDT/PDN manually controls the power-down mode. Figure 16. 150 $\Omega$ Shielded Twisted-Pair Only Application (LXT901) 30 Datasheet ## 4.0 Test Specifications Note: Table 6 through Table 15 and Figure 17 through Figure 42 represent the performance specifications of the LXT901/907. These specifications are guaranteed by test except where noted "by design." Minimum and maximum values listed in Table 8 through Table 15 apply over the recommended operating conditions specified in Table 7. For all Quality and Reliability issues (for example, parts packaging and thermal specifications), please send your questions to Intel at the following e-mail address: qr.requests@intel.com. #### **Table 6. Absolute Maximum Ratings** | Parameter | Symbol | Min | Max | Units | |---------------------|--------|------|------|-------| | Supply voltage | Vcc | -0.3 | 6 | V | | Storage temperature | Tstg | -65 | +150 | °C | Caution: Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ## **Table 7. Recommended Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Units | |-----------------------------------------|--------|------|-----|------|-------| | Recommended supply voltage <sup>1</sup> | Vcc | 4.75 | 5.0 | 5.25 | V | | Recommended operating temperature | Тор | 0 | - | 70 | °C | <sup>1.</sup> Voltages with respect to ground unless otherwise specified. Power supply should be filtered to suppress high frequency transients, consistent with good PCB design. #### Table 8. I/O Electrical Characteristics | Parameter | Sym | Min | Typ <sup>1</sup> | Max | Units | <b>Test Conditions</b> | |-----------------------------------------------------|------|-----|------------------|-----|-------|------------------------| | Input low voltage <sup>2</sup> | VIL | _ | _ | 0.8 | V | - | | Input high voltage <sup>2</sup> | ViH | 2.0 | - | - | V | _ | | Output low voltage | Vol | _ | _ | 0.4 | V | IOL = 1.6 mA | | Output low voltage | Vol | - | - | 10 | %Vcc | IOL < 10 μA | | Output low<br>voltage<br>(Open drain LED<br>driver) | Voll | - | - | 0.7 | %Vcc | IOLL = 10 mA | | Output high voltage | Voн | 2.4 | _ | _ | V | Іон = 40 μΑ | | Output high voltage | Voн | 90 | _ | _ | %Vcc | Іон < 10 µА | Typical values are at 25°C and are for design aid only, are not guaranteed, and are not subject to production testing. <sup>2.</sup> Limited functional tests are performed at these input levels. The majority of functional tests are performed at levels of 0V and 3V. Table 8. I/O Electrical Characteristics (Continued) | Param | eter | Sym | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |------------------------------------|--------------------|-----|-----|------------------|-------|-------|------------------------------| | Output rise time | CMOS | _ | _ | 3 | 12 | ns | CLOAD = 20 pF | | TCLK & RCLK | TTL | _ | _ | 2 | 8 | ns | - | | Output fall time | CMOS | _ | _ | 3 | 12 | ns | CLOAD= 20 pF | | TCLK & RCLK | TTL | _ | _ | 2 | 8 | ns | - | | CLKI rise time (externally driven) | | _ | _ | _ | 10 | ns | - | | CLKI duty cycle (ex | xternally driven) | _ | _ | 50/50 | 40/60 | % | - | | | Normal Mode | Icc | _ | 65 | 85 | mA | Idle Mode | | | | Icc | - | 90 | 110 | mA | Transmitting on twisted-pair | | Supply current | | lcc | - | 70 | 90 | mA | Transmitting on AUI | | | Power-Down<br>Mode | Icc | _ | 0.75 | 2 | mA | - | Typical values are at 25°C and are for design aid only, are not guaranteed, and are not subject to production testing. #### **Table 9. AUI Electrical Characteristics** | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |--------------------------------|--------|------|------------------|-------|-------|-------------------------| | Input Low current | lıL | _ | - | -700 | μA | _ | | Input High current | Іін | - | - | 500 | μA | _ | | Differential output voltage | Vod | ±550 | - | ±1200 | mV | _ | | Differential squelch threshold | VDS | 150 | 250 | 350 | mV | 5 MHz square wave input | Typical values are at 25°C and are for design aid only, are not guaranteed, and are not subject to production testing. #### **Table 10. Twisted-Pair Electrical Characteristics** | Parameter | Symbol | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |----------------------------------------------------------|--------|-----|------------------|------|-------|-----------------------------------------------------------------------------| | Transmit output impedance | Zout | - | 5 | - | Ω | _ | | Transmit timing jitter addition | _ | _ | ±3.3 | ±10 | ns | 0 line length for internal MAU | | Transmit timing jitter added by the MAU and PLS sections | - | - | ±3.3 | ±5.5 | ns | After line model<br>specified by IEEE 802.3<br>for 10BASE-T internal<br>MAU | Typical values are at 25°C and are for design aid only, are not guaranteed, and are not subject to production testing. 32 Datasheet <sup>2.</sup> Limited functional tests are performed at these input levels. The majority of functional tests are performed at levels of 0V and 3V. Table 10. Twisted-Pair Electrical Characteristics (Continued) | Parameter | | Symbol | Min | Typ <sup>1</sup> | Max | Units | Test Conditions | |-------------------------|---------------------------------------|--------|-----|------------------|-----|-------|-----------------------------------------| | Receive input impedance | | ZIN | _ | 20 | _ | kΩ | Between TPIP/TPIN,<br>CIP/CIN & DIP/DIN | | Differential | Normal<br>Threshold;<br>NTH =<br>High | VDS | 300 | 400 | 585 | mV | 5 MHz square wave input | | Squelch<br>Threshold | Reduced<br>Threshold;<br>NTH =<br>Low | VDS | 180 | 250 | 345 | mV | 5 MHz square wave input | <sup>1.</sup> Typical values are at 25°C and are for design aid only, are not guaranteed, and are not subject to production testing. **Table 11. Switching Characteristics** | Parameter | | Symbol | Minimum | Typical <sup>1</sup> | Maximum | Units | |----------------|------------------------|--------|---------|----------------------|---------|-------| | Jabber Timing | Maximum transmit time | _ | 20 | _ | 150 | ms | | Jabber Timing | Unjab time | _ | 250 | _ | 750 | ms | | | Time link loss receive | _ | 50 | _ | 150 | ms | | Link Integrity | Link min receive | _ | 2 | _ | 7 | ms | | Timing | Link max receive | _ | 50 | _ | 150 | ms | | | Link transmit period | _ | 8 | 10 | 24 | ms | <sup>1.</sup> Typical values are at 25°C and are for design aid only, are not guaranteed, and are not subject to production testing. Table 12. RCLK/Start-of-Frame Timing | Paramet | ter | Symbol | Minimum | Typical <sup>1</sup> | Maximum | Units | |------------------------------------------------|------------------|--------|---------|----------------------|---------|-------| | Decoder acquisition time | AUI | tdata | _ | 900 | 1100 | ns | | Decoder acquisition time | Twisted-Pair | tDATA | - | 1200 | 1500 | ns | | CD turn-on delay | AUI | tCD | ı | 25 | 200 | ns | | CD turn-on delay | Twisted-Pair | tCD | ı | 425 | 550 | ns | | Receive data setup from | Mode 1 | trds | 60 | 70 | - | ns | | RCLK | Modes 2, 3 and 4 | trds | 30 | 45 | - | ns | | Receive data hold from | Mode 1 | trdh | 10 | 20 | - | ns | | RCLK | Modes 2, 3 and 4 | trdh | 30 | 45 | - | ns | | RCLK shut off delay from (LXT907 only; Mode 3) | tsws | _ | ±90 | _ | ns | | <sup>1.</sup> Typical values are at 25°C and are for design aid only, are not guaranteed, and are not subject to production testing. Table 13. RCLK/End-of-Frame Timing | Parameter | Туре | Sym | Mode 1 | Mode 2 | Mode 3 | Mode 4 | Units | |---------------------------------------------------------|------------------|--------|--------|--------|----------|--------|-------| | RCLK after CD off | Min | tRC | 5 | 1 | 27 | 5 | bt | | Rcv data throughput delay | Max | tRD | 400 | 375 | 375 | 375 | ns | | CD turn off delay <sup>2</sup> | Max | tCDOFF | 500 | 475 | 475 | 475 | ns | | Receive block out after TEN off | Typ <sup>1</sup> | tIFG | 5 | 50 | _ | _ | bt | | RCLK switching delay after CD off (LXT907 only; Mode 3) | Typ <sup>1</sup> | tswe | - | - | 120(±80) | _ | ns | <sup>1.</sup> Typical values are at 25° C and are for design aid only, are not guaranteed, and are not subject to production testing. ## **Table 14. Transmit Timing** | Parameter | Symbol | Minimum | Typical <sup>1</sup> | Maximum | Units | |----------------------------------------------|--------|---------|----------------------|---------|-------| | TEN setup from TCLK | tehch | 22 | = | = | ns | | TXD setup from TCLK | tDSCH | 22 | - | - | ns | | TEN hold after TCLK | tCHEL | 5 | - | - | ns | | TXD hold after TCLK | tCHDU | 5 | - | - | ns | | Transmit start-up delay - AUI | tstud | - | 220 | 450 | ns | | Transmit start-up delay -<br>Twisted-Pair | tstud | _ | 430 | 450 | ns | | Transmit through-put delay - AUI | tTPD | _ | _ | 300 | ns | | Transmit through-put delay -<br>Twisted-Pair | tTPD | - | 300 | 350 | ns | <sup>1.</sup> Typical values are at 25° C and are for design aid only, are not guaranteed, and are not subject to production testing. Table 15. Collision, COL/CI Output and Loopback Timing | Parameter | Symbol | Minimum | Typical <sup>1</sup> | Maximum | Units | |-------------------------------|---------|---------|----------------------|---------|-------| | COL turn-on delay | tCOLD | - | 40 | 500 | ns | | COL turn-off delay | tCOLOFF | - | 420 | 500 | ns | | COL (SQE) Delay after TEN off | tsqed | 0.65 | 1.2 | 1.6 | μs | | COL (SQE) Pulse Duration | tsqep | 500 | 1000 | 1500 | ns | | LBK setup from TEN | tkheh | 10 | 25 | _ | ns | | LBK hold after TEN | tKHEL | 10 | 0 | 1 | ns | <sup>1.</sup> Typical values are at 25° C and are for design aid only, are not guaranteed, and are not subject to production testing. 34 Datasheet <sup>2.</sup> CD turn-off delay measured from middle of last bit: timing specification is unaffected by the value of the last bit # 4.1 Timing Diagrams for Mode 1 (MD1 = Low, MD0 = Low) Figures 17 - 22 Figure 17. Mode 1 RCLK/Start-of-Frame Timing Figure 18. Mode 1 RCLK/End-of-Frame Timing Figure 19. Mode 1 Transmit Timing Figure 20. Mode 1 Collision Detect Timing Figure 21. Mode 1 COL/CI Output Timing Figure 22. Mode 1 Loopback Timing # 4.2 Timing Diagrams for Mode 2 (MD1=Low, MD0=High) Figures 23 - 28 Figure 23. Mode 2 RCLK/Start-of-Frame Timing Figure 24. Mode 2 RCLK/End-of-Frame Timing Figure 25. Mode 2 Transmit Timing Figure 26. Mode 2 Collision Detect Timing Figure 27. Mode 2 COL/CI Output Timing Figure 28. Mode 2 Loopback Timing # 4.3 Timing Diagrams for Mode 3 (MD1 = High, MD0 = Low) Figures 29 - 36 Figure 29. Mode 3 RCLK/Start-of-Frame Timing (LXT901 only) Figure 30. Mode 3 RCLK/End-of-Frame Timing (LXT901 only) Figure 31. Mode 3 RCLK/Start-of-Frame Timing (LXT907 only) Figure 32. Mode 3 RCLK/End-of-Frame Timing (LXT907 only) Figure 33. Mode 3 Transmit Timing Figure 34. Mode 3 Collision Detect Timing Figure 35. Mode 3 COL/CI Output Timing Figure 36. Mode 3 Loopback Timing # 4.4 Timing Diagrams for Mode 4 (MD1 = High, MD0 = High) Figures 37 - 42 Figure 37. Mode 4 RCLK/Start-of-Frame Timing Figure 38. Mode 4 RCLK/End-of-Frame Timing Figure 39. Mode 4 Transmit Timing Figure 40. Mode 4 Collision Detect Timing Figure 41. Mode 4 COL/CI Output Timing Figure 42. Mode 4 Loopback Timing ## 5.0 Mechanical Specifications Figure 43. LXT901/907 Package Specifications #### 44-Pin PLCC - Part Number LXT901PC and LXT907PC - Commercial Temp Range (0°C to 70°C) | Dim | Inc | hes | Millimeters | | | |-------|-------|-------|-------------|--------|--| | Dilli | Min | Max | Min | Max | | | Α | 0.165 | 0.180 | 4.191 | 4.572 | | | A1 | 0.090 | 0.120 | 2.286 | 3.048 | | | A2 | 0.062 | 0.083 | 1.575 | 2.108 | | | В | 0.050 | - | 1.270 | - | | | С | 0.026 | 0.032 | 0.660 | 0.813 | | | D | 0.685 | 0.695 | 17.399 | 17.653 | | | D1 | 0.650 | 0.656 | 16.510 | 16.662 | | | F | 0.013 | 0.021 | 0.330 | 0.533 | | #### 64-Pin LQFP - Part Number LXT901LC - Commercial Temp Range (0°C to 70°C) | Dim | Inches | | Millimeters | | |-----|-----------|-------|-------------|------| | | Min | Max | Min | Max | | Α | - | 0.063 | - | 1.60 | | A1 | 0.002 | 0.006 | 0.05 | 0.15 | | A2 | 0.053 | 0.057 | 1.35 | 1.45 | | В | 0.007 | .011 | 0.17 | 0.27 | | D | 0.472 BSC | | 12.00 BSC | | | D1 | 0.394 BSC | | 10.00 BSC | | | E | 0.472 BSC | | 12.00 BSC | | | E1 | 0.394 BSC | | 10.00 BSC | | | е | 0.020 BSC | | 0.50 BSC | | | L | 0.018 | 0.030 | 0.45 | 0.75 | | L1 | 0.039 REF | | 1.00 REF | | | θ3 | 11° | 13° | 11° | 13° | | θ | 0° | 7° | 0° | 7° | ## **Appendix A Ordering Information** **Table 16. Product Information** | Number | Revision | Qualification | Tray MM | Tape & Reel MM | |---------------|----------|---------------|---------|----------------| | DJLXT901LC.E2 | E2 | S | 831686 | 831803 | | NLXT901PC.E2 | E2 | S | 831657 | 831813 | | NLXT907PC.E2 | E2 | S | 831666 | 831822 | Figure 44. Ordering Information - Sample Datasheet 45